2022-05-27 21:29:56 +02:00
|
|
|
/* USER CODE BEGIN Header */
|
|
|
|
/**
|
|
|
|
******************************************************************************
|
|
|
|
* @file stm32l4xx_it.c
|
|
|
|
* @brief Interrupt Service Routines.
|
|
|
|
******************************************************************************
|
|
|
|
* @attention
|
|
|
|
*
|
|
|
|
* Copyright (c) 2022 STMicroelectronics.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* This software is licensed under terms that can be found in the LICENSE file
|
|
|
|
* in the root directory of this software component.
|
|
|
|
* If no LICENSE file comes with this software, it is provided AS-IS.
|
|
|
|
*
|
|
|
|
******************************************************************************
|
|
|
|
*/
|
|
|
|
/* USER CODE END Header */
|
|
|
|
|
|
|
|
/* Includes ------------------------------------------------------------------*/
|
|
|
|
#include "main.h"
|
|
|
|
#include "stm32l4xx_it.h"
|
|
|
|
/* Private includes ----------------------------------------------------------*/
|
|
|
|
/* USER CODE BEGIN Includes */
|
|
|
|
/* USER CODE END Includes */
|
|
|
|
|
|
|
|
/* Private typedef -----------------------------------------------------------*/
|
|
|
|
/* USER CODE BEGIN TD */
|
|
|
|
|
|
|
|
/* USER CODE END TD */
|
|
|
|
|
|
|
|
/* Private define ------------------------------------------------------------*/
|
|
|
|
/* USER CODE BEGIN PD */
|
|
|
|
|
|
|
|
/* USER CODE END PD */
|
|
|
|
|
|
|
|
/* Private macro -------------------------------------------------------------*/
|
|
|
|
/* USER CODE BEGIN PM */
|
|
|
|
|
|
|
|
/* USER CODE END PM */
|
|
|
|
|
|
|
|
/* Private variables ---------------------------------------------------------*/
|
|
|
|
/* USER CODE BEGIN PV */
|
|
|
|
|
|
|
|
/* USER CODE END PV */
|
|
|
|
|
|
|
|
/* Private function prototypes -----------------------------------------------*/
|
|
|
|
/* USER CODE BEGIN PFP */
|
|
|
|
|
|
|
|
/* USER CODE END PFP */
|
|
|
|
|
|
|
|
/* Private user code ---------------------------------------------------------*/
|
|
|
|
/* USER CODE BEGIN 0 */
|
|
|
|
|
|
|
|
/* USER CODE END 0 */
|
|
|
|
|
|
|
|
/* External variables --------------------------------------------------------*/
|
2022-07-15 12:42:42 +02:00
|
|
|
extern DMA_HandleTypeDef hdma_lpuart_rx;
|
2022-06-10 18:59:20 +02:00
|
|
|
extern UART_HandleTypeDef hlpuart1;
|
2022-05-27 21:29:56 +02:00
|
|
|
extern TIM_HandleTypeDef htim6;
|
|
|
|
|
|
|
|
/* USER CODE BEGIN EV */
|
|
|
|
|
|
|
|
/* USER CODE END EV */
|
|
|
|
|
|
|
|
/******************************************************************************/
|
|
|
|
/* Cortex-M4 Processor Interruption and Exception Handlers */
|
|
|
|
/******************************************************************************/
|
|
|
|
/**
|
|
|
|
* @brief This function handles Non maskable interrupt.
|
|
|
|
*/
|
|
|
|
void NMI_Handler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN NonMaskableInt_IRQn 0 */
|
|
|
|
|
|
|
|
/* USER CODE END NonMaskableInt_IRQn 0 */
|
|
|
|
/* USER CODE BEGIN NonMaskableInt_IRQn 1 */
|
|
|
|
while (1)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
/* USER CODE END NonMaskableInt_IRQn 1 */
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief This function handles Hard fault interrupt.
|
|
|
|
*/
|
|
|
|
void HardFault_Handler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN HardFault_IRQn 0 */
|
2022-06-06 22:33:30 +02:00
|
|
|
//printf("something went wrong -> HardFault_Handler called\n");
|
2022-05-27 21:29:56 +02:00
|
|
|
/* USER CODE END HardFault_IRQn 0 */
|
|
|
|
while (1)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN W1_HardFault_IRQn 0 */
|
|
|
|
/* USER CODE END W1_HardFault_IRQn 0 */
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief This function handles Memory management fault.
|
|
|
|
*/
|
|
|
|
void MemManage_Handler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN MemoryManagement_IRQn 0 */
|
|
|
|
|
|
|
|
/* USER CODE END MemoryManagement_IRQn 0 */
|
|
|
|
while (1)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN W1_MemoryManagement_IRQn 0 */
|
|
|
|
/* USER CODE END W1_MemoryManagement_IRQn 0 */
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief This function handles Prefetch fault, memory access fault.
|
|
|
|
*/
|
|
|
|
void BusFault_Handler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN BusFault_IRQn 0 */
|
|
|
|
|
|
|
|
/* USER CODE END BusFault_IRQn 0 */
|
|
|
|
while (1)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN W1_BusFault_IRQn 0 */
|
|
|
|
/* USER CODE END W1_BusFault_IRQn 0 */
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief This function handles Undefined instruction or illegal state.
|
|
|
|
*/
|
|
|
|
void UsageFault_Handler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN UsageFault_IRQn 0 */
|
|
|
|
|
|
|
|
/* USER CODE END UsageFault_IRQn 0 */
|
|
|
|
while (1)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN W1_UsageFault_IRQn 0 */
|
|
|
|
/* USER CODE END W1_UsageFault_IRQn 0 */
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief This function handles Debug monitor.
|
|
|
|
*/
|
|
|
|
void DebugMon_Handler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN DebugMonitor_IRQn 0 */
|
|
|
|
|
|
|
|
/* USER CODE END DebugMonitor_IRQn 0 */
|
|
|
|
/* USER CODE BEGIN DebugMonitor_IRQn 1 */
|
|
|
|
|
|
|
|
/* USER CODE END DebugMonitor_IRQn 1 */
|
|
|
|
}
|
|
|
|
|
|
|
|
/******************************************************************************/
|
|
|
|
/* STM32L4xx Peripheral Interrupt Handlers */
|
|
|
|
/* Add here the Interrupt Handlers for the used peripherals. */
|
|
|
|
/* For the available peripheral interrupt handler names, */
|
|
|
|
/* please refer to the startup file (startup_stm32l4xx.s). */
|
|
|
|
/******************************************************************************/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief This function handles TIM6 global interrupt, DAC channel1 and channel2 underrun error interrupts.
|
|
|
|
*/
|
|
|
|
void TIM6_DAC_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN TIM6_DAC_IRQn 0 */
|
|
|
|
|
|
|
|
/* USER CODE END TIM6_DAC_IRQn 0 */
|
|
|
|
HAL_TIM_IRQHandler(&htim6);
|
|
|
|
/* USER CODE BEGIN TIM6_DAC_IRQn 1 */
|
|
|
|
|
|
|
|
/* USER CODE END TIM6_DAC_IRQn 1 */
|
|
|
|
}
|
|
|
|
|
2022-07-15 12:42:42 +02:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA2 channel7 global interrupt.
|
|
|
|
*/
|
|
|
|
void DMA2_Channel7_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN DMA2_Channel7_IRQn 0 */
|
|
|
|
|
|
|
|
/* USER CODE END DMA2_Channel7_IRQn 0 */
|
|
|
|
HAL_DMA_IRQHandler(&hdma_lpuart_rx);
|
|
|
|
/* USER CODE BEGIN DMA2_Channel7_IRQn 1 */
|
|
|
|
|
|
|
|
/* USER CODE END DMA2_Channel7_IRQn 1 */
|
|
|
|
}
|
|
|
|
|
2022-06-10 18:59:20 +02:00
|
|
|
/**
|
|
|
|
* @brief This function handles LPUART1 global interrupt.
|
|
|
|
*/
|
|
|
|
void LPUART1_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* USER CODE BEGIN LPUART1_IRQn 0 */
|
|
|
|
|
|
|
|
/* USER CODE END LPUART1_IRQn 0 */
|
|
|
|
HAL_UART_IRQHandler(&hlpuart1);
|
|
|
|
/* USER CODE BEGIN LPUART1_IRQn 1 */
|
|
|
|
|
|
|
|
/* USER CODE END LPUART1_IRQn 1 */
|
|
|
|
}
|
|
|
|
|
2022-05-27 21:29:56 +02:00
|
|
|
/* USER CODE BEGIN 1 */
|
|
|
|
|
|
|
|
/* USER CODE END 1 */
|